Showing 1 - 1 results of 1 for search '(((( 5 026 decrease ) OR ( 5 _ decrease ))) OR ((( 5 non decrease ) OR ( b non decrease ))))~', query time: 0.07s Refine Results
  1. 1

    A 28 nm CMOS 10 bit 100 MS/s Asynchronous SAR ADC with Low-Power Switching Procedure and Timing-Protection Scheme by Fang Tang (116243)

    Published 2021
    “…The proposed ADC is fabricated in a 28 nm CMOS process with an active area of 0.026 mm2. At 100 MS/s, the ADC achieves a signal-to-noise-and-distortion ratio (SNDR) of 51.54 dB and a spurious free dynamic range (SFDR) of 55.12 dB with the Nyquist input. …”